|
|
|
|
LEADER |
03375nam a22004815i 4500 |
001 |
978-0-306-47507-8 |
003 |
DE-He213 |
005 |
20151204180439.0 |
007 |
cr nn 008mamaa |
008 |
100301s2002 xxu| s |||| 0|eng d |
020 |
|
|
|a 9780306475078
|9 978-0-306-47507-8
|
024 |
7 |
|
|a 10.1007/b117024
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK7888.4
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Bhatnagar, Himanshu.
|e author.
|
245 |
1 |
0 |
|a Advanced ASIC Chip Synthesis Using Synopsys® Design Compiler™ Physical Compiler™ and PrimeTime®
|h [electronic resource] /
|c by Himanshu Bhatnagar.
|
250 |
|
|
|a Second Edition.
|
264 |
|
1 |
|a Boston, MA :
|b Springer US,
|c 2002.
|
300 |
|
|
|a XXVI, 328 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
505 |
0 |
|
|a Asic Design Methodology -- Tutorial -- Basic Concepts -- Synopsys Technology Library -- Partitioning and Coding Styles -- Constraining Designs -- Optimizing Designs -- Design for Test -- Links to Layout and Post Layout Optimization -- Physical Synthesis -- SDF Generation -- PrimeTime Basics -- Static Timing Analysis.
|
520 |
|
|
|a Advanced ASIC Chip Synthesis: Using Synopsys® Design Compiler® Physical Compiler® and PrimeTime®, Second Edition describes the advanced concepts and techniques used towards ASIC chip synthesis, physical synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the entire ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is covered in detail. The emphasis of this book is on real-time application of Synopsys tools, used to combat various problems seen at VDSM geometries. Readers will be exposed to an effective design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, physical synthesis, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-around described in detail. In addition, crucial issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed at length. Furthermore, the book contains in-depth discussions on the basis of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solution. Target audiences for this book are practicing ASIC design engineers and masters level students undertaking advanced VLSI courses on ASIC chip design and DFT techniques.
|
650 |
|
0 |
|a Engineering.
|
650 |
|
0 |
|a Computer-aided engineering.
|
650 |
|
0 |
|a Electrical engineering.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Engineering.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Electrical Engineering.
|
650 |
2 |
4 |
|a Computer-Aided Engineering (CAD, CAE) and Design.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9780792376446
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/b117024
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
912 |
|
|
|a ZDB-2-BAE
|
950 |
|
|
|a Engineering (Springer-11647)
|