Power-constrained Testing of VLSI Circuits

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipati...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Κύριοι συγγραφείς: Nicolici, Nicola (Συγγραφέας), Al-Hashimi, Bashir M. (Συγγραφέας)
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2003.
Σειρά:Frontiers in Electronic Testing, 22B
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 03066nam a22005055i 4500
001 978-0-306-48731-6
003 DE-He213
005 20151204163548.0
007 cr nn 008mamaa
008 100301s2003 xxu| s |||| 0|eng d
020 |a 9780306487316  |9 978-0-306-48731-6 
024 7 |a 10.1007/b105922  |2 doi 
040 |d GrThAP 
050 4 |a TK7888.4 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
100 1 |a Nicolici, Nicola.  |e author. 
245 1 0 |a Power-constrained Testing of VLSI Circuits  |h [electronic resource] /  |c by Nicola Nicolici, Bashir M. Al-Hashimi. 
264 1 |a Boston, MA :  |b Springer US,  |c 2003. 
300 |a XI, 178 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Frontiers in Electronic Testing,  |x 0929-1296 ;  |v 22B 
505 0 |a Design and Test of Digital Integrated Circuits -- Power Dissipation During Test -- Approaches to Handle Test Power -- Power Minimization Based on Best Primary Input Change Time -- Test Power Minimization Using Multiple Scan Chains -- Power-conscious Test Synthesis and Scheduling -- Power Profile Manipulation -- Conclusion. 
520 |a Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density. Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented. 
650 0 |a Engineering. 
650 0 |a Computer-aided engineering. 
650 0 |a Electrical engineering. 
650 0 |a Electronic circuits. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Electrical Engineering. 
650 2 4 |a Computer-Aided Engineering (CAD, CAE) and Design. 
700 1 |a Al-Hashimi, Bashir M.  |e author. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9781402072352 
830 0 |a Frontiers in Electronic Testing,  |x 0929-1296 ;  |v 22B 
856 4 0 |u http://dx.doi.org/10.1007/b105922  |z Full Text via HEAL-Link 
912 |a ZDB-2-ENG 
912 |a ZDB-2-BAE 
950 |a Engineering (Springer-11647)