Verilog: Frequently Asked Questions Language, Applications and Extensions /

The Verilog Hardware Description Language was first introduced in 1984. Over the 20 year history of Verilog, every Verilog engineer has developed his own personal “bag of tricks” for coding with Verilog. These tricks enable modeling or verifying designs more easily and more accurately. Developing th...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Κύριοι συγγραφείς: Chonnad, Shivakumar (Συγγραφέας), Balachander, Needamangalam (Συγγραφέας)
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2004.
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 03001nam a22004815i 4500
001 978-0-387-22899-0
003 DE-He213
005 20151204181758.0
007 cr nn 008mamaa
008 100301s2004 xxu| s |||| 0|eng d
020 |a 9780387228990  |9 978-0-387-22899-0 
024 7 |a 10.1007/b99857  |2 doi 
040 |d GrThAP 
050 4 |a TK7888.4 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
100 1 |a Chonnad, Shivakumar.  |e author. 
245 1 0 |a Verilog: Frequently Asked Questions  |h [electronic resource] :  |b Language, Applications and Extensions /  |c by Shivakumar Chonnad, Needamangalam Balachander. 
264 1 |a Boston, MA :  |b Springer US,  |c 2004. 
300 |a XXVII, 238 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
505 0 |a Basic Verilog -- RTL Design -- Verification -- Miscellaneous -- Common Mistakes -- Verilog During Simulation Regressions. 
520 |a The Verilog Hardware Description Language was first introduced in 1984. Over the 20 year history of Verilog, every Verilog engineer has developed his own personal “bag of tricks” for coding with Verilog. These tricks enable modeling or verifying designs more easily and more accurately. Developing this bag of tricks is often based on years of trial and error. Through experience, engineers learn that one specific coding style works best in some circumstances, while in another situation, a different coding style is best. As with any high-level language, Verilog often provides engineers several ways to accomplish a specific task. Wouldn’t it be wonderful if an engineer first learning Verilog could start with another engineer’s bag of tricks, without having to go through years of trial and error to decide which style is best for which circumstance? That is where this book becomes an invaluable resource. The book presents dozens of Verilog tricks of the trade on how to best use the Verilog HDL for modeling designs at various level of abstraction, and for writing test benches to verify designs. The book not only shows the correct ways of using Verilog for different situations, it also presents alternate styles, and discusses the pros and cons of these styles. 
650 0 |a Engineering. 
650 0 |a Programming languages (Electronic computers). 
650 0 |a Engineering design. 
650 0 |a Electronic circuits. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Programming Languages, Compilers, Interpreters. 
650 2 4 |a Engineering Design. 
700 1 |a Balachander, Needamangalam.  |e author. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9780387228341 
856 4 0 |u http://dx.doi.org/10.1007/b99857  |z Full Text via HEAL-Link 
912 |a ZDB-2-ENG 
912 |a ZDB-2-BAE 
950 |a Engineering (Springer-11647)