SAT-Based Scalable Formal Verification Solutions

Functional verification has become an important aspect of the chip design process. Significant resources, both in industry and academia, are devoted to the design complexity and verification endeavors. SAT-Based Scalable Formal Verification Solutions discusses in detail several of the latest and int...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Κύριοι συγγραφείς: Ganai, Malay K. (Συγγραφέας), Gupta, Aarti (Συγγραφέας)
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2007.
Σειρά:Series on Integrated Circuits and Systems,
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 03563nam a22004935i 4500
001 978-0-387-69167-1
003 DE-He213
005 20151204180516.0
007 cr nn 008mamaa
008 100301s2007 xxu| s |||| 0|eng d
020 |a 9780387691671  |9 978-0-387-69167-1 
024 7 |a 10.1007/978-0-387-69167-1  |2 doi 
040 |d GrThAP 
050 4 |a TA345-345.5 
072 7 |a UGC  |2 bicssc 
072 7 |a COM007000  |2 bisacsh 
082 0 4 |a 620.00420285  |2 23 
100 1 |a Ganai, Malay K.  |e author. 
245 1 0 |a SAT-Based Scalable Formal Verification Solutions  |h [electronic resource] /  |c by Malay K. Ganai, Aarti Gupta. 
264 1 |a Boston, MA :  |b Springer US,  |c 2007. 
300 |a XXX, 330 p. 118 illus.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Series on Integrated Circuits and Systems,  |x 1558-9412 
505 0 |a Design Verification Challenges -- Design Verification Challenges -- Background -- Basic Infrastructure -- Efficient Boolean Representation -- Hybrid DPLL-Style SAT Solver -- Falsification -- SAT-Based Bounded Model Checking -- Distributed SAT-Based BMC -- Efficient Memory Modeling in BMC -- BMC for Multi-Clock Systems -- Proof Methods -- Proof by Induction -- Unbounded Model Checking -- Abstraction/Refinement -- Proof-Based Iterative Abstraction -- Verification Procedure -- SAT-Based Verification Framework -- Synthesis for Verification. 
520 |a Functional verification has become an important aspect of the chip design process. Significant resources, both in industry and academia, are devoted to the design complexity and verification endeavors. SAT-Based Scalable Formal Verification Solutions discusses in detail several of the latest and interesting scalable SAT-based techniques including: Hybrid SAT Solver, Customized Bounded/Unbounded Model Checking, Distributed Model Checking, Proofs and Proof-based Abstraction Methods, Verification of Embedded Memory System & Multi-clock Systems, and Synthesis for Verification Paradigm. These techniques have been designed and implemented in a verification platform Verisol (formally called DiVer) and have been used successfully in industry. This book provides algorithmic details and engineering insights into devising scalable approaches for an effective realization. It also includes the authors’ practical experiences and recommendations in verifying the large industry designs using VeriSol. The book is primarily written for researchers, scientists, and verification engineers who would like to gain an in-depth understanding of scalable SAT-based verification techniques. The book will also be of interest for CAD tool developers who would like to incorporate various SAT-based advanced techniques in their products. 
650 0 |a Computer science. 
650 0 |a Computer-aided engineering. 
650 0 |a Electrical engineering. 
650 0 |a Electronic circuits. 
650 1 4 |a Computer Science. 
650 2 4 |a Computer-Aided Engineering (CAD, CAE) and Design. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Electrical Engineering. 
700 1 |a Gupta, Aarti.  |e author. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9780387691664 
830 0 |a Series on Integrated Circuits and Systems,  |x 1558-9412 
856 4 0 |u http://dx.doi.org/10.1007/978-0-387-69167-1  |z Full Text via HEAL-Link 
912 |a ZDB-2-SCS 
950 |a Computer Science (Springer-11645)