SAT-Based Scalable Formal Verification Solutions

Functional verification has become an important aspect of the chip design process. Significant resources, both in industry and academia, are devoted to the design complexity and verification endeavors. SAT-Based Scalable Formal Verification Solutions discusses in detail several of the latest and int...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Κύριοι συγγραφείς: Ganai, Malay K. (Συγγραφέας), Gupta, Aarti (Συγγραφέας)
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2007.
Σειρά:Series on Integrated Circuits and Systems,
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
Πίνακας περιεχομένων:
  • Design Verification Challenges
  • Design Verification Challenges
  • Background
  • Basic Infrastructure
  • Efficient Boolean Representation
  • Hybrid DPLL-Style SAT Solver
  • Falsification
  • SAT-Based Bounded Model Checking
  • Distributed SAT-Based BMC
  • Efficient Memory Modeling in BMC
  • BMC for Multi-Clock Systems
  • Proof Methods
  • Proof by Induction
  • Unbounded Model Checking
  • Abstraction/Refinement
  • Proof-Based Iterative Abstraction
  • Verification Procedure
  • SAT-Based Verification Framework
  • Synthesis for Verification.