Nanometer Technology Designs High-Quality Delay Tests

While adopting newer, better fabrication technologies provides higher integration and enhances performance, it also increases the types of manufacturing defects. With design size in millions of gates and working frequency in GHz, timing-related defects have become a high proportion of the total chip...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Κύριοι συγγραφείς: Tehranipoor, Mohammad (Συγγραφέας), Ahmed, Nisar (Συγγραφέας)
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2008.
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
Πίνακας περιεχομένων:
  • Introduction to path delay and transition delay fault models and test methods
  • At-speed test challenges for nanometer technology designs
  • Low-cost tester friendly design-for-test techniques
  • Improving test quality of current at-speed test methods
  • Functionally untestable fault list generation and avoidance
  • Timing-based ATPG for screening small delay faults
  • Faster-than-at-speed test considering IR-drop effects
  • IR-drop tolerant at-speed test pattern generation and application.