Low-Power High-Level Synthesis for Nanoscale CMOS Circuits
Low-Power High-Level Synthesis for Nanoscale CMOS Circuits addresses the need for analysis, characterization, estimation, and optimization of the various forms of power dissipation in the presence of process variations of nano-CMOS technologies. The authors show very large-scale integration (VLSI) r...
Main Authors: | , , , |
---|---|
Corporate Author: | |
Format: | Electronic eBook |
Language: | English |
Published: |
Boston, MA :
Springer US,
2008.
|
Subjects: | |
Online Access: | Full Text via HEAL-Link |
Table of Contents:
- High-Level Synthesis Fundamentals
- Power Modeling and Estimation at Transistor and Logic Gate Levels
- Architectural Power Modeling and Estimation
- Power Reduction Fundamentals
- Energy or Average Power Reduction
- Peak Power Reduction
- Transient Power Reduction
- Leakage Power Reduction
- Conclusions and Future Direction.