|
|
|
|
LEADER |
03407nam a22005655i 4500 |
001 |
978-1-4020-5081-7 |
003 |
DE-He213 |
005 |
20151204185520.0 |
007 |
cr nn 008mamaa |
008 |
100301s2007 ne | s |||| 0|eng d |
020 |
|
|
|a 9781402050817
|9 978-1-4020-5081-7
|
024 |
7 |
|
|a 10.1007/1-4020-5081-X
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK7888.4
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Henzler, Stephan.
|e author.
|
245 |
1 |
0 |
|a Power Management of Digital Circuits in Deep Sub-Micron CMOS Technologies
|h [electronic resource] /
|c by Stephan Henzler.
|
264 |
|
1 |
|a Dordrecht :
|b Springer Netherlands,
|c 2007.
|
300 |
|
|
|a XVI, 186 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
490 |
1 |
|
|a Advanced Microelectronics,
|x 1437-0387 ;
|v 25
|
505 |
0 |
|
|a TO LOW-POWER DIGITAL INTEGRATED CIRCUIT DESIGN -- LOGIC WITH MULTIPLE SUPPLY VOLTAGES -- LOGIC WITH MULTIPLE THRESHOLD VOLTAGES -- FORCING OF TRANSISTOR STACKS -- POWER GATING -- CONCLUSION.
|
520 |
|
|
|a In the deep sub-micron regime, the power consumption has become one of the most important issues for competitive design of digital circuits. Due to dramatically increasing leakage currents, the power consumption does not take advantage of technology scaling as before. State-of-art power reduction techniques like the use of multiple supply and threshold voltages, transistor stack forcing and power gating are discussed with respect to implementation and power saving capability. Focus is given especially on technology dependencies, process variations and technology scaling. Design and implementation issues are discussed with respect to the trade-off between power reduction, performance degradation, and system level constraints. A complete top-down design flow is demonstrated for power gating techniques introducing new design methodologies for the switch sizing task and circuit blocks for data-retention and block activation. The leakage reduction ratio and the minimum power-down time are introduced as figures of merit to describe the power gating technique on system level and give a relation to physical circuit parameters. Power Management of Digital Circuits in Deep Sub-Micron CMOS Technologies mainly deals with circuit design but also addresses the interface between circuit and system level design on the one side and between circuit and physical design on the other side.
|
650 |
|
0 |
|a Engineering.
|
650 |
|
0 |
|a Energy systems.
|
650 |
|
0 |
|a Solid state physics.
|
650 |
|
0 |
|a Electric power production.
|
650 |
|
0 |
|a Spectroscopy.
|
650 |
|
0 |
|a Microscopy.
|
650 |
|
0 |
|a Electrical engineering.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Engineering.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Energy Technology.
|
650 |
2 |
4 |
|a Electrical Engineering.
|
650 |
2 |
4 |
|a Solid State Physics.
|
650 |
2 |
4 |
|a Spectroscopy and Microscopy.
|
650 |
2 |
4 |
|a Energy Systems.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9781402050800
|
830 |
|
0 |
|a Advanced Microelectronics,
|x 1437-0387 ;
|v 25
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/1-4020-5081-X
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
950 |
|
|
|a Engineering (Springer-11647)
|