Interconnect-Centric Design for Advanced SoC and NoC

In Interconnect-centric Design for Advanced SoC and NoC, we have tried to create a comprehensive understanding about on-chip interconnect characteristics, design methodologies, layered views on different abstraction levels and finally about applying the interconnect-centric design in system-on-chip...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Άλλοι συγγραφείς: Nurmi, Jari (Επιμελητής έκδοσης), Tenhunen, Hannu (Επιμελητής έκδοσης), Isoaho, Jouni (Επιμελητής έκδοσης), Jantsch, Axel (Επιμελητής έκδοσης)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2005.
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 04367nam a22005655i 4500
001 978-1-4020-7836-1
003 DE-He213
005 20151204162623.0
007 cr nn 008mamaa
008 100301s2005 xxu| s |||| 0|eng d
020 |a 9781402078361  |9 978-1-4020-7836-1 
024 7 |a 10.1007/b117241  |2 doi 
040 |d GrThAP 
050 4 |a TJ212-225 
072 7 |a TJFM  |2 bicssc 
072 7 |a TEC004000  |2 bisacsh 
082 0 4 |a 629.8  |2 23 
245 1 0 |a Interconnect-Centric Design for Advanced SoC and NoC  |h [electronic resource] /  |c edited by Jari Nurmi, Hannu Tenhunen, Jouni Isoaho, Axel Jantsch. 
264 1 |a Boston, MA :  |b Springer US,  |c 2005. 
300 |a VIII, 454 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
505 0 |a Physical and Electrical Issues -- System-on-Chip-Challenges in the Deep-Sub-Micron Era -- Wires as Interconnects -- Global Interconnect Analysis -- Design Methodologies for on-Chip Inductive Interconnect -- Clock Distribution for High Performance Designs -- Logical and Architectural Issues -- Error-Tolerant Interconnect Schemes -- Power Reduction Coding for Buses -- Bus Structures in Network-on-Chips -- From Buses to Networks -- Arbitration and Routing Schemes for on-Chip Packet Networks -- Design Methodology and Tools -- Self-Timed Approach for Noise Reduction in NoC Reduction in NoC -- Formal Communication Modeling and Refinement -- Network-Centric System-Level Model for Multiprocessor Soc Simulation -- Socket-Based Design Using Decoupled Interconnects -- Application Cases -- Interconnect and Memory Organization in SOCs for Advanced Set-Top Boxes and TV -- A Brunch from the Coffee Table-Case Study in NoC Platform Design. 
520 |a In Interconnect-centric Design for Advanced SoC and NoC, we have tried to create a comprehensive understanding about on-chip interconnect characteristics, design methodologies, layered views on different abstraction levels and finally about applying the interconnect-centric design in system-on-chip design. Traditionally, on-chip communication design has been done using rather ad-hoc and informal approaches that fail to meet some of the challenges posed by next-generation SOC designs, such as performance and throughput, power and energy, reliability, predictability, synchronization, and management of concurrency. To address these challenges, it is critical to take a global view of the communication problem, and decompose it along lines that make it more tractable. We believe that a layered approach similar to that defined by the communication networks community should also be used for on-chip communication design. The design issues are handled on physical and circuit layer, logic and architecture layer, and from system design methodology and tools point of view. Formal communication modeling and refinement is used to bridge the communication layers, and network-centric modeling of multiprocessor on-chip networks and socket-based design will serve the development of platforms for SoC and NoC integration. Interconnect-centric Design for Advanced SoC and NoC is concluded by two application examples: interconnect and memory organization in SoCs for advanced set-top boxes and TV, and a case study in NoC platform design for more generic applications. 
650 0 |a Engineering. 
650 0 |a Software engineering. 
650 0 |a Computer-aided engineering. 
650 0 |a System theory. 
650 0 |a Control engineering. 
650 0 |a Electrical engineering. 
650 0 |a Electronic circuits. 
650 1 4 |a Engineering. 
650 2 4 |a Control. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Electrical Engineering. 
650 2 4 |a Software Engineering/Programming and Operating Systems. 
650 2 4 |a Computer-Aided Engineering (CAD, CAE) and Design. 
650 2 4 |a Systems Theory, Control. 
700 1 |a Nurmi, Jari.  |e editor. 
700 1 |a Tenhunen, Hannu.  |e editor. 
700 1 |a Isoaho, Jouni.  |e editor. 
700 1 |a Jantsch, Axel.  |e editor. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9781402078354 
856 4 0 |u http://dx.doi.org/10.1007/b117241  |z Full Text via HEAL-Link 
912 |a ZDB-2-ENG 
950 |a Engineering (Springer-11647)