|
|
|
|
LEADER |
03391nam a22004575i 4500 |
001 |
978-1-4020-8652-6 |
003 |
DE-He213 |
005 |
20151125192227.0 |
007 |
cr nn 008mamaa |
008 |
100301s2008 ne | s |||| 0|eng d |
020 |
|
|
|a 9781402086526
|9 978-1-4020-8652-6
|
024 |
7 |
|
|a 10.1007/978-1-4020-8652-6
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK7888.4
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Wieferink, Andreas.
|e author.
|
245 |
1 |
0 |
|a Retargetable Processor System Integration into Multi-Processor System-on-Chip Platforms
|h [electronic resource] /
|c by Andreas Wieferink, Heinrich Meyr, Rainer Leupers.
|
264 |
|
1 |
|a Dordrecht :
|b Springer Netherlands,
|c 2008.
|
300 |
|
|
|a XIV, 162 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
505 |
0 |
|
|a SOC Design Methodologies -- Communication Modeling -- Processor Modeling -- Processor System Integration -- Successive Top-Down Refinement Flow -- Automatic Retargetability -- Debugging and Profiling -- Case Study -- Summary.
|
520 |
|
|
|a The ever increasing complexity of modern electronic devices together with the continually shrinking time-to-market and product lifetimes pose enormous chip design challenges to meet flexibility, performance and energy efficiency constraints. As a consequence, the current trend is towards programmable platforms (Multi-Processor System-on-Chip Platforms, MP-SoC), which are tailored to the respective target application. In the usual case, a new platform is designed by selecting and assembling standard platform elements. However, best results can only be achieved if the processor cores and the communication modules themselves are also optimized for the target application. Effective exploration is only possible if accurate module simulators are generated automatically based on abstract specifications. As a matter of fact, CoWare’s BusCompiler allows generating accurate simulators for communication modules, and modeling languages such as LISA enable the same for processor cores. In Retargetable Processor System Integration into Multi-Processor System-on-Chip Platforms, such originally independent approaches are combined in order to enable the development of highly optimized programmable platforms. The first chapters of this book summarize the state of the art in all three involved fields separately: general system level design, communication modeling, and processor modeling. The main chapters then present a methodology and the associated tooling for enabling design space exploration as well as a successive refinement flow for the design of optimized MP-SoCs with a high degree of automation.
|
650 |
|
0 |
|a Engineering.
|
650 |
|
0 |
|a Special purpose computers.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Engineering.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Special Purpose and Application-Based Systems.
|
700 |
1 |
|
|a Meyr, Heinrich.
|e author.
|
700 |
1 |
|
|a Leupers, Rainer.
|e author.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9781402085741
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/978-1-4020-8652-6
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
950 |
|
|
|a Engineering (Springer-11647)
|