VLSI Design for Video Coding H.264/AVC Encoding from Standard Specification to Chip /

Back Cover Copy VLSI Design for Video Coding By: Youn-Long Lin Chao-Yang Kao Jian-Wen Chen Hung-Chih Kuo High definition video requires substantial compression in order to be transmitted or stored economically. Advances in video coding standards from MPEG-1, MPEG-2, MPEG-4 to H.264/AVC have provided...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Κύριοι συγγραφείς: Lin, Youn-Long Steve (Συγγραφέας), Kao, Chao-Yang (Συγγραφέας), Kuo, Hung-Chih (Συγγραφέας), Chen, Jian-Wen (Συγγραφέας)
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2010.
Έκδοση:1st.
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 02942nam a22004815i 4500
001 978-1-4419-0959-6
003 DE-He213
005 20151204152050.0
007 cr nn 008mamaa
008 100301s2010 xxu| s |||| 0|eng d
020 |a 9781441909596  |9 978-1-4419-0959-6 
024 7 |a 10.1007/978-1-4419-0959-6  |2 doi 
040 |d GrThAP 
050 4 |a TK7888.4 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
100 1 |a Lin, Youn-Long Steve.  |e author. 
245 1 0 |a VLSI Design for Video Coding  |h [electronic resource] :  |b H.264/AVC Encoding from Standard Specification to Chip /  |c by Youn-Long Steve Lin, Chao-Yang Kao, Hung-Chih Kuo, Jian-Wen Chen. 
250 |a 1st. 
264 1 |a Boston, MA :  |b Springer US,  |c 2010. 
300 |a XI, 176 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
505 0 |a to Video Coding and H.264/AVC -- Intra Prediction -- Integer Motion Estimation -- Fractional Motion Estimation -- Motion Compensation -- Transform Coding -- Deblocking Filter -- CABAC Encoder -- System Integration. 
520 |a Back Cover Copy VLSI Design for Video Coding By: Youn-Long Lin Chao-Yang Kao Jian-Wen Chen Hung-Chih Kuo High definition video requires substantial compression in order to be transmitted or stored economically. Advances in video coding standards from MPEG-1, MPEG-2, MPEG-4 to H.264/AVC have provided ever increasing coding efficiency, at the expense of great computational complexity which can only be delivered through massively parallel processing. This book presents VLSI architectural design and chip implementation for high definition H.264/AVC video encoding with a complete FPGA prototype. It serves as an invaluable reference for anyone interested in VLSI design for video coding. • Presents state-of-the-art VLSI architectural design and chip implementation for high definition H.264/AVC video encoding; • Employs massively parallel processing to deliver 1080pHD, with efficient design that can be prototyped via FPGA; • Every subsystem is presented from standard specification, algorithmic description, design considerations, timing planning, block diagram to test-bench verification;. 
650 0 |a Engineering. 
650 0 |a Computer-aided engineering. 
650 0 |a Electronic circuits. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Computer-Aided Engineering (CAD, CAE) and Design. 
700 1 |a Kao, Chao-Yang.  |e author. 
700 1 |a Kuo, Hung-Chih.  |e author. 
700 1 |a Chen, Jian-Wen.  |e author. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9781441909589 
856 4 0 |u http://dx.doi.org/10.1007/978-1-4419-0959-6  |z Full Text via HEAL-Link 
912 |a ZDB-2-ENG 
950 |a Engineering (Springer-11647)