C Compilers for ASIPs Automatic Compiler Generation with LISA /

C Compilers for ASIPs: Automatic Compiler Generation with LISA by: Manuel Hohenauer Rainer Leupers The ever increasing complexity and performance requirements of modern electronic devices are changing the way embedded systems are designed and implemented today. The current trend is towards programma...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Κύριοι συγγραφείς: Hohenauer, Manuel (Συγγραφέας), Leupers, Rainer (Συγγραφέας)
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: New York, NY : Springer New York, 2010.
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 04324nam a22004455i 4500
001 978-1-4419-1176-6
003 DE-He213
005 20151125201325.0
007 cr nn 008mamaa
008 100301s2010 xxu| s |||| 0|eng d
020 |a 9781441911766  |9 978-1-4419-1176-6 
024 7 |a 10.1007/978-1-4419-1176-6  |2 doi 
040 |d GrThAP 
050 4 |a TK7888.4 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
100 1 |a Hohenauer, Manuel.  |e author. 
245 1 0 |a C Compilers for ASIPs  |h [electronic resource] :  |b Automatic Compiler Generation with LISA /  |c by Manuel Hohenauer, Rainer Leupers. 
264 1 |a New York, NY :  |b Springer New York,  |c 2010. 
300 |a XV, 223 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
505 0 |a ASIP Design Methodology -- A Short Introduction to Compilers -- Related Work -- Processor Designer -- Code Selector Description Generation -- Results for Semantics based Compiler Generation -- SIMD Optimization -- Predicated Execution -- Assembler Optimizer -- Summary. 
520 |a C Compilers for ASIPs: Automatic Compiler Generation with LISA by: Manuel Hohenauer Rainer Leupers The ever increasing complexity and performance requirements of modern electronic devices are changing the way embedded systems are designed and implemented today. The current trend is towards programmable System-on-Chip platforms which employ an increasing number of Application Specific Instruction-set Processors (ASIPs) as building blocks. ASIP design platforms comprise retargetable software development tools that can be adapted quickly to varying target processor configurations. Such tools are usually driven by a processor model given in an Architecture Description Language (ADL), such as LISA. One of the major challenges in this context is retargetable compilation for high-level programming languages like C. First of all, an ADL must capture the architectural information needed for the tool generation in an unambiguous and consistent way. This is particularly difficult for compiler and instruction-set simulator. Moreover, there exists a trade-off between the compiler's flexibility and the quality of compiled code. This book presents a novel approach for ADL-based instruction-set description in order to enable the automatic retargeting of the complete software toolkit from a single ADL processor model. Additionally, this book includes retargetable optimization techniques for architectures with SIMD and Predicated Execution support. Both allows a high speedup in compiler generation and combines high flexibility with acceptable code quality at the same time. Coverage includes a comprehensive overview of retargetable compilers and ADL based processor design, a methodology and related toolkit to generate a C-compiler fully automatically from an ADL processor model, and retargetable code optimization techniques. Presents a strong background and various perspectives of architecture description language (ADL)-based processor design and the retargetable compilation problem; Provides the history of ADL based processor design, making the reader knowledgeable about the past research as well as the difficulties faced over time; Offers an ADL based modelling formalism and corresponding implementation methods, which can be used for automatic compiler retargeting to quickly obtain compiler support for newly developed ASIPs; Presents retargetable optimization techniques for common ASIP features, which can be quickly adapted to varying target processor configurations and help to meet the stringent performance requirements of embedded applications. 
650 0 |a Engineering. 
650 0 |a Computer-aided engineering. 
650 0 |a Electronic circuits. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Computer-Aided Engineering (CAD, CAE) and Design. 
700 1 |a Leupers, Rainer.  |e author. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9781441911759 
856 4 0 |u http://dx.doi.org/10.1007/978-1-4419-1176-6  |z Full Text via HEAL-Link 
912 |a ZDB-2-SCS 
950 |a Computer Science (Springer-11645)