Analog Layout Synthesis A Survey of Topological Approaches /

Analog Layout Synthesis: A Survey of Topological Approaches Edited by: Helmut E. Graeb Analog components appear on 75% of all chips, and cause 40% of the design effort and 50% of the re-designs. Due to increasing functional complexity of systems-on-chip, the difficulties in analog design and the lac...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Άλλοι συγγραφείς: Graeb, Helmut E. (Επιμελητής έκδοσης)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2011.
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 03313nam a22004335i 4500
001 978-1-4419-6932-3
003 DE-He213
005 20151125192720.0
007 cr nn 008mamaa
008 100929s2011 xxu| s |||| 0|eng d
020 |a 9781441969323  |9 978-1-4419-6932-3 
024 7 |a 10.1007/978-1-4419-6932-3  |2 doi 
040 |d GrThAP 
050 4 |a TK7888.4 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
245 1 0 |a Analog Layout Synthesis  |h [electronic resource] :  |b A Survey of Topological Approaches /  |c edited by Helmut E. Graeb. 
264 1 |a Boston, MA :  |b Springer US,  |c 2011. 
300 |a XV, 302 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
505 0 |a Device-level topological placement with symmetry constraints -- Hierarchical placement with layout constraints -- Enhanced shape functions for deterministic analog placement -- Free-Shape Routing for Analog and RF circuits -- Closing the gap between electrical and physical design of analog circuits: the layout-aware solution -- Analog layout retargeting -- Template-driven analog layout automation -- Place and route of analog circuits. 
520 |a Analog Layout Synthesis: A Survey of Topological Approaches Edited by: Helmut E. Graeb Analog components appear on 75% of all chips, and cause 40% of the design effort and 50% of the re-designs. Due to increasing functional complexity of systems-on-chip, the difficulties in analog design and the lack of design automation support for analog circuits make analog components a bottleneck in chip design. Design methodology and design automation for analog circuits therefore is a crucial problem for developing systems-on-chip and layout synthesis is a key part of the analog design flow. Layout design is the step of the analog design flow with the least support by commercially available, computer-aided design tools. This book provides a survey of promising new approaches to automated, analog layout design, which have been described recently and are rapidly being adopted in industry. •Presents a comprehensive survey of promising new methods for automated, analog layout design; •Covers a variety recent of approaches to topological placement of analog circuits; •Provides a comprehensive overview of routing issues and techniques for analog circuits; •Provides a complete view of analog layout in the design flow, including retargeting an existing layout for a new technology, integrating layout in the sizing process, and constraint management; •Represents a one-of-a-kind, single-source reference to the latest advances in analog layout synthesis. 
650 0 |a Engineering. 
650 0 |a Computer-aided engineering. 
650 0 |a Electronic circuits. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Computer-Aided Engineering (CAD, CAE) and Design. 
700 1 |a Graeb, Helmut E.  |e editor. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9781441969316 
856 4 0 |u http://dx.doi.org/10.1007/978-1-4419-6932-3  |z Full Text via HEAL-Link 
912 |a ZDB-2-ENG 
950 |a Engineering (Springer-11647)