|
|
|
|
LEADER |
03514nam a22005295i 4500 |
001 |
978-1-4614-0284-8 |
003 |
DE-He213 |
005 |
20151204181427.0 |
007 |
cr nn 008mamaa |
008 |
120420s2012 xxu| s |||| 0|eng d |
020 |
|
|
|a 9781461402848
|9 978-1-4614-0284-8
|
024 |
7 |
|
|a 10.1007/978-1-4614-0284-8
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK7888.4
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Uchiyama, Kunio.
|e author.
|
245 |
1 |
0 |
|a Heterogeneous Multicore Processor Technologies for Embedded Systems
|h [electronic resource] /
|c by Kunio Uchiyama, Fumio Arakawa, Hironori Kasahara, Tohru Nojiri, Hideyuki Noda, Yasuhiro Tawara, Akio Idehara, Kenichi Iwata, Hiroaki Shikano.
|
264 |
|
1 |
|a New York, NY :
|b Springer New York :
|b Imprint: Springer,
|c 2012.
|
300 |
|
|
|a XII, 224 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
505 |
0 |
|
|a Background -- Heterogeneous Multicore Architecture -- Processor Cores -- Chip Implementations -- Software Environments -- Application Programs and Systems.
|
520 |
|
|
|a To satisfy the higher requirements of digitally converged embedded systems, this book describes heterogeneous multicore technology that uses various kinds of low-power embedded processor cores on a single chip. With this technology, heterogeneous parallelism can be implemented on an SoC, and greater flexibility and superior performance per watt can then be achieved. This book defines the heterogeneous multicore architecture and explains in detail several embedded processor cores including CPU cores and special-purpose processor cores that achieve highly arithmetic-level parallelism. The authors developed three multicore chips (called RP-1, RP-2, and RP-X) according to the defined architecture with the introduced processor cores. The chip implementations, software environments, and applications running on the chips are also explained in the book. Provides readers an overview and practical discussion of heterogeneous multicore technologies from both a hardware and software point of view; Discusses a new, high-performance and energy efficient approach to designing SoCs for digitally converged, embedded systems; Covers hardware issues such as architecture and chip implementation, as well as software issues such as compilers, operating systems, and application programs; Describes three chips developed according to the defined heterogeneous multicore architecture, including chip implementations, software environments, and working applications.
|
650 |
|
0 |
|a Engineering.
|
650 |
|
0 |
|a Computer-aided engineering.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Engineering.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Computer-Aided Engineering (CAD, CAE) and Design.
|
700 |
1 |
|
|a Arakawa, Fumio.
|e author.
|
700 |
1 |
|
|a Kasahara, Hironori.
|e author.
|
700 |
1 |
|
|a Nojiri, Tohru.
|e author.
|
700 |
1 |
|
|a Noda, Hideyuki.
|e author.
|
700 |
1 |
|
|a Tawara, Yasuhiro.
|e author.
|
700 |
1 |
|
|a Idehara, Akio.
|e author.
|
700 |
1 |
|
|a Iwata, Kenichi.
|e author.
|
700 |
1 |
|
|a Shikano, Hiroaki.
|e author.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9781461402831
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/978-1-4614-0284-8
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
950 |
|
|
|a Engineering (Springer-11647)
|