|
|
|
|
LEADER |
02856nam a22004695i 4500 |
001 |
978-3-319-48899-8 |
003 |
DE-He213 |
005 |
20161130071721.0 |
007 |
cr nn 008mamaa |
008 |
161130s2017 gw | s |||| 0|eng d |
020 |
|
|
|a 9783319488998
|9 978-3-319-48899-8
|
024 |
7 |
|
|a 10.1007/978-3-319-48899-8
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK7888.4
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Posser, Gracieli.
|e author.
|
245 |
1 |
0 |
|a Electromigration Inside Logic Cells
|h [electronic resource] :
|b Modeling, Analyzing and Mitigating Signal Electromigration in NanoCMOS /
|c by Gracieli Posser, Sachin S. Sapatnekar, Ricardo Reis.
|
264 |
|
1 |
|a Cham :
|b Springer International Publishing :
|b Imprint: Springer,
|c 2017.
|
300 |
|
|
|a XX, 118 p. 72 illus., 69 illus. in color.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
505 |
0 |
|
|a Chapter 1. Introduction -- Chapter 2. State of the Art -- Chapter 3. Modeling Cell-internal EM -- Chapter 4. Current Calculation -- Chapter 5. Experimental Setup -- Chapter 6.Results -- Chapter 7. Analyzing the Electromigration Effects on Different Metal Layers -- Chapter 8. Conclusions.
|
520 |
|
|
|a This book describes new and effective methodologies for modeling, analyzing and mitigating cell-internal signal electromigration in nanoCMOS, with significant circuit lifetime improvements and no impact on performance, area and power. The authors are the first to analyze and propose a solution for the electromigration effects inside logic cells of a circuit. They show in this book that an interconnect inside a cell can fail reducing considerably the circuit lifetime and they demonstrate a methodology to optimize the lifetime of circuits, by placing the output, Vdd and Vss pin of the cells in the less critical regions, where the electromigration effects are reduced. Readers will be enabled to apply this methodology only for the critical cells in the circuit, avoiding impact in the circuit delay, area and performance, thus increasing the lifetime of the circuit without loss in other characteristics. .
|
650 |
|
0 |
|a Engineering.
|
650 |
|
0 |
|a Microprocessors.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Engineering.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Electronic Circuits and Devices.
|
650 |
2 |
4 |
|a Processor Architectures.
|
700 |
1 |
|
|a Sapatnekar, Sachin S.
|e author.
|
700 |
1 |
|
|a Reis, Ricardo.
|e author.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9783319488981
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/978-3-319-48899-8
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
950 |
|
|
|a Engineering (Springer-11647)
|