|
|
|
|
LEADER |
03624nam a2200505 4500 |
001 |
978-3-319-68161-0 |
003 |
DE-He213 |
005 |
20191025151220.0 |
007 |
cr nn 008mamaa |
008 |
171025s2018 gw | s |||| 0|eng d |
020 |
|
|
|a 9783319681610
|9 978-3-319-68161-0
|
024 |
7 |
|
|a 10.1007/978-3-319-68161-0
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK7888.4
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
072 |
|
7 |
|a TJFC
|2 thema
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Waidyasooriya, Hasitha Muthumala.
|e author.
|4 aut
|4 http://id.loc.gov/vocabulary/relators/aut
|
245 |
1 |
0 |
|a Design of FPGA-Based Computing Systems with OpenCL
|h [electronic resource] /
|c by Hasitha Muthumala Waidyasooriya, Masanori Hariyama, Kunio Uchiyama.
|
250 |
|
|
|a 1st ed. 2018.
|
264 |
|
1 |
|a Cham :
|b Springer International Publishing :
|b Imprint: Springer,
|c 2018.
|
300 |
|
|
|a IX, 126 p. 84 illus., 13 illus. in color.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
505 |
0 |
|
|a Background.- Introduction to OpenCL for FPGA -- FPGA Accelerator Design Using OpenCL -- FPGA-Oriented Parallel Programming -- Exploiting the Memory Hierarchy -- Design Examples -- Index.
|
520 |
|
|
|a This book provides wide knowledge about designing FPGA-based heterogeneous computing systems, using a high-level design environment based on OpenCL (Open Computing language), which is called OpenCL for FPGA. The OpenCL-based design methodology will be the key technology to exploit the potential of FPGAs in various applications such as low-power embedded applications and high-performance computing. By understanding the OpenCL-based design methodology, readers can design an entire FPGA-based computing system more easily compared to the conventional HDL-based design, because OpenCL for FPGA takes care of computation on a host, data transfer between a host and an FPGA, computation on an FPGA with a capable of accessing external DDR memories. In the step-by-step way, readers can understand followings: how to set up the design environment how to write better codes systematically considering architectural constraints how to design practical applications Provides readers with an overview and practical examples of OpenCL-based design methodologies for FPGA-based computing systems; Helps software engineers to understand systematically patterns of parallel processing and implement such patterns using OpenCL for FPGAs; Includes a variety of design examples of embedded applications such as image processing, and high-performance computing.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
|
0 |
|a Microprocessors.
|
650 |
|
0 |
|a Logic design.
|
650 |
1 |
4 |
|a Circuits and Systems.
|0 http://scigraph.springernature.com/things/product-market-codes/T24068
|
650 |
2 |
4 |
|a Processor Architectures.
|0 http://scigraph.springernature.com/things/product-market-codes/I13014
|
650 |
2 |
4 |
|a Logic Design.
|0 http://scigraph.springernature.com/things/product-market-codes/I12050
|
700 |
1 |
|
|a Hariyama, Masanori.
|e author.
|4 aut
|4 http://id.loc.gov/vocabulary/relators/aut
|
700 |
1 |
|
|a Uchiyama, Kunio.
|e author.
|4 aut
|4 http://id.loc.gov/vocabulary/relators/aut
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9783319681603
|
776 |
0 |
8 |
|i Printed edition:
|z 9783319681627
|
776 |
0 |
8 |
|i Printed edition:
|z 9783319885575
|
856 |
4 |
0 |
|u https://doi.org/10.1007/978-3-319-68161-0
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
950 |
|
|
|a Engineering (Springer-11647)
|