Power-Aware Computer Systems 4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers /

Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- abil...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Άλλοι συγγραφείς: Falsafi, Babak (Επιμελητής έκδοσης), VijayKumar, T. N. (Επιμελητής έκδοσης)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Berlin, Heidelberg : Springer Berlin Heidelberg, 2005.
Σειρά:Lecture Notes in Computer Science, 3471
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 04626nam a22006015i 4500
001 978-3-540-31485-1
003 DE-He213
005 20151204162321.0
007 cr nn 008mamaa
008 101108s2005 gw | s |||| 0|eng d
020 |a 9783540314851  |9 978-3-540-31485-1 
024 7 |a 10.1007/11574859  |2 doi 
040 |d GrThAP 
050 4 |a QA76.9.C643 
050 4 |a TK5105.5-5105.9 
072 7 |a UT  |2 bicssc 
072 7 |a COM067000  |2 bisacsh 
082 0 4 |a 004.6  |2 23 
245 1 0 |a Power-Aware Computer Systems  |h [electronic resource] :  |b 4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers /  |c edited by Babak Falsafi, T. N. VijayKumar. 
264 1 |a Berlin, Heidelberg :  |b Springer Berlin Heidelberg,  |c 2005. 
300 |a X, 181 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Lecture Notes in Computer Science,  |x 0302-9743 ;  |v 3471 
505 0 |a Microarchitecture- and Circuit-Level Techniques -- An Optimized Front-End Physical Register File with Banking and Writeback Filtering -- Reducing Delay and Power Consumption of the Wakeup Logic Through Instruction Packing and Tag Memoization -- Bit-Sliced Datapath for Energy-Efficient High Performance Microprocessors -- Low-Overhead Core Swapping for Thermal Management -- Power-Aware Memory and Interconnect Systems -- Software–Hardware Cooperative Power Management for Main Memory -- Energy-Aware Data Prefetching for General-Purpose Programs -- Bus Power Estimation and Power-Efficient Bus Arbitration for System-on-a-Chip Embedded Systems -- Context-Independent Codes for Off-Chip Interconnects -- Frequency-/Voltage-Scaling Techniques -- Dynamic Processor Throttling for Power Efficient Computations -- Effective Dynamic Voltage Scaling Through CPU-Boundedness Detection -- Safe Overprovisioning: Using Power Limits to Increase Aggregate Throughput -- Power Consumption Breakdown on a Modern Laptop -- Erratum -- Erratum. 
520 |a Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become ?rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The ?rst paper in the microarchitecture group proposes banking and wri- back ?ltering to reduce register ?le power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems. 
650 0 |a Computer science. 
650 0 |a Computer hardware. 
650 0 |a Computer organization. 
650 0 |a Architecture, Computer. 
650 0 |a Operating systems (Computers). 
650 0 |a Electrical engineering. 
650 0 |a Electronics. 
650 0 |a Microelectronics. 
650 1 4 |a Computer Science. 
650 2 4 |a Computer Systems Organization and Communication Networks. 
650 2 4 |a Electronics and Microelectronics, Instrumentation. 
650 2 4 |a Computer System Implementation. 
650 2 4 |a Computer Hardware. 
650 2 4 |a Operating Systems. 
650 2 4 |a Electrical Engineering. 
700 1 |a Falsafi, Babak.  |e editor. 
700 1 |a VijayKumar, T. N.  |e editor. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9783540297901 
830 0 |a Lecture Notes in Computer Science,  |x 0302-9743 ;  |v 3471 
856 4 0 |u http://dx.doi.org/10.1007/11574859  |z Full Text via HEAL-Link 
912 |a ZDB-2-SCS 
912 |a ZDB-2-LNC 
950 |a Computer Science (Springer-11645)