Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation 15th International Workshop, PATMOS 2005, Leuven, Belgium, September 21-23, 2005. Proceedings /

Welcome to the proceedings of PATMOS 2005, the 15th in a series of international workshops.PATMOS2005wasorganizedbyIMECwithtechnicalco-sponsorshipfrom the IEEE Circuits and Systems Society. Over the years, PATMOS has evolved into an important European event, where - searchers from both industry and...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Άλλοι συγγραφείς: Paliouras, Vassilis (Επιμελητής έκδοσης), Vounckx, Johan (Επιμελητής έκδοσης), Verkest, Diederik (Επιμελητής έκδοσης)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Berlin, Heidelberg : Springer Berlin Heidelberg, 2005.
Σειρά:Lecture Notes in Computer Science, 3728
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 04515nam a22005895i 4500
001 978-3-540-32080-7
003 DE-He213
005 20151116135421.0
007 cr nn 008mamaa
008 100929s2005 gw | s |||| 0|eng d
020 |a 9783540320807  |9 978-3-540-32080-7 
024 7 |a 10.1007/11556930  |2 doi 
040 |d GrThAP 
050 4 |a QA76.9.L63 
072 7 |a UYF  |2 bicssc 
072 7 |a COM036000  |2 bisacsh 
082 0 4 |a 621.395  |2 23 
245 1 0 |a Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation  |h [electronic resource] :  |b 15th International Workshop, PATMOS 2005, Leuven, Belgium, September 21-23, 2005. Proceedings /  |c edited by Vassilis Paliouras, Johan Vounckx, Diederik Verkest. 
264 1 |a Berlin, Heidelberg :  |b Springer Berlin Heidelberg,  |c 2005. 
300 |a XVI, 756 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Lecture Notes in Computer Science,  |x 0302-9743 ;  |v 3728 
505 0 |a Session 1: Low-Power Processors -- Session 2: Code Optimization for Low-Power -- Session 3: High-Level Design -- Session 4: Telecommunications and Signal Processing -- Session 5: Low-Power Circuits -- Session 6: System-on-Chip Design -- Session 7: Busses and Interconnections -- Session 8: Modeling -- Session 9: Design Automation -- Session 10: Low-Power Techniques -- Session 11: Memory and Register Files -- Poster Session 1: Applications -- Poster Session 2: Digital Circuits -- Poster Session 3: Analog and Physical Design -- Special Session: Digital Hearing Aids: Challenges and Solutions for Ultra Low Power -- Invited Talks. 
520 |a Welcome to the proceedings of PATMOS 2005, the 15th in a series of international workshops.PATMOS2005wasorganizedbyIMECwithtechnicalco-sponsorshipfrom the IEEE Circuits and Systems Society. Over the years, PATMOS has evolved into an important European event, where - searchers from both industry and academia discuss and investigate the emerging ch- lenges in future and contemporary applications, design methodologies, and tools - quired for the developmentof upcominggenerationsof integrated circuits and systems. The technical program of PATMOS 2005 contained state-of-the-art technical contri- tions, three invited talks, a special session on hearing-aid design, and an embedded - torial. The technical program focused on timing, performance and power consumption, as well as architectural aspects with particular emphasis on modeling, design, char- terization, analysis and optimization in the nanometer era. The Technical Program Committee, with the assistance of additional expert revi- ers, selected the 74 papers to be presented at PATMOS. The papers were divided into 11 technical sessions and 3 poster sessions. As is always the case with the PATMOS workshops, the review process was anonymous, full papers were required, and several reviews were carried out per paper. Beyond the presentations of the papers, the PATMOS technical program was - riched by a series of speeches offered by world class experts, on important emerging research issues of industrial relevance. Prof. Jan Rabaey, Berkeley, USA, gave a talk on “Traveling the Wild Frontier of Ulta Low-Power Design”, Dr. Sung Bae Park, S- sung, gave a presentation on “DVL (Deep Low Voltage): Circuits and Devices”, Prof. 
650 0 |a Computer science. 
650 0 |a Arithmetic and logic units, Computer. 
650 0 |a Logic design. 
650 0 |a Computer software  |x Reusability. 
650 0 |a Microprocessors. 
650 0 |a Computer-aided engineering. 
650 0 |a Electrical engineering. 
650 1 4 |a Computer Science. 
650 2 4 |a Logic Design. 
650 2 4 |a Performance and Reliability. 
650 2 4 |a Processor Architectures. 
650 2 4 |a Arithmetic and Logic Structures. 
650 2 4 |a Computer-Aided Engineering (CAD, CAE) and Design. 
650 2 4 |a Electrical Engineering. 
700 1 |a Paliouras, Vassilis.  |e editor. 
700 1 |a Vounckx, Johan.  |e editor. 
700 1 |a Verkest, Diederik.  |e editor. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9783540290131 
830 0 |a Lecture Notes in Computer Science,  |x 0302-9743 ;  |v 3728 
856 4 0 |u http://dx.doi.org/10.1007/11556930  |z Full Text via HEAL-Link 
912 |a ZDB-2-SCS 
912 |a ZDB-2-LNC 
950 |a Computer Science (Springer-11645)