|
|
|
|
LEADER |
05424nam a22005055i 4500 |
001 |
978-3-642-03644-6 |
003 |
DE-He213 |
005 |
20170121142121.0 |
007 |
cr nn 008mamaa |
008 |
100301s2009 gw | s |||| 0|eng d |
020 |
|
|
|a 9783642036446
|9 978-3-642-03644-6
|
024 |
7 |
|
|a 10.1007/978-3-642-03644-6
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a QA75.5-76.95
|
072 |
|
7 |
|a UY
|2 bicssc
|
072 |
|
7 |
|a UYA
|2 bicssc
|
072 |
|
7 |
|a COM014000
|2 bisacsh
|
072 |
|
7 |
|a COM031000
|2 bisacsh
|
082 |
0 |
4 |
|a 004.0151
|2 23
|
245 |
1 |
0 |
|a Advanced Parallel Processing Technologies
|h [electronic resource] :
|b 8th International Symposium, APPT 2009, Rapperswil, Switzerland, August 24-25, 2009 Proceedings /
|c edited by Yong Dou, Ralf Gruber, Josef M. Joller.
|
264 |
|
1 |
|a Berlin, Heidelberg :
|b Springer Berlin Heidelberg :
|b Imprint: Springer,
|c 2009.
|
300 |
|
|
|a XII, 478 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
490 |
1 |
|
|a Lecture Notes in Computer Science,
|x 0302-9743 ;
|v 5737
|
505 |
0 |
|
|a Architecture -- A Fast Scheme to Investigate Thermal-Aware Scheduling Policy for Multicore Processors -- Dealing with Traffic-Area Trade-Off in Direct Coherence Protocols for Many-Core CMPs -- An Efficient Lightweight Shared Cache Design for Chip Multiprocessors -- A Novel Cache Organization for Tiled Chip Multiprocessor -- A Performance Model for Run-Time Reconfigurable Hardware Accelerator -- SPMTM: A Novel ScratchPad Memory Based Hybrid Nested Transactional Memory Framework -- Implementation of Rotation Invariant Multi-View Face Detection on FPGA -- The Design and Evaluation of a Selective Way Based Trace Cache -- A Fine-Grained Pipelined Implementation for Large-Scale Matrix Inversion on FPGA -- L1 Collective Cache: Managing Shared Data for Chip Multiprocessors -- Graphical Processing Unit -- Efficient Multiplication of Polynomials on Graphics Hardware -- Performance Optimization Strategies of High Performance Computing on GPU -- A Practical Approach of Curved Ray Prestack Kirchhoff Time Migration on GPGPU -- GCSim: A GPU-Based Trace-Driven Simulator for Multi-level Cache -- A Hybrid Parallel Signature Matching Model for Network Security Applications Using SIMD GPU -- Grid -- HPVZ: A High Performance Virtual Computing Environment for Super Computers -- High Performance Support of Lustre over Customized HSNI for HPC -- ViroLab Security and Virtual Organization Infrastructure -- E2EDSM: An Edge-to-Edge Data Service Model for Mass Streaming Media Transmission -- Grid Scheduling -- Iso-Level CAFT: How to Tackle the Combination of Communication Overhead Reduction and Fault Tolerance Scheduling -- MaGate Simulator: A Simulation Environment for a Decentralized Grid Scheduler -- Mobile Applications -- A Distributed Shared Memory Architecture for Occasionally Connected Mobile Environments -- Time-Adaptive Vertical Handoff Triggering Methods for Heterogeneous Systems -- Energy-Saving Topology Control for Heterogeneous Ad Hoc Networks -- Parallel Applications -- Computational Performance of a Parallelized Three-Dimensional High-Order Spectral Element Toolbox -- Research on Evaluation of Parallelization on an Embedded Multicore Platform -- MapReduce-Based Pattern Finding Algorithm Applied in Motif Detection for Prescription Compatibility Network -- Parallelization of the LEMan Code with MPI and OpenMP -- The Recursive Dual-Net and Its Applications -- Parallelization Strategies for Mixed Regular-Irregular Applications on Multicore-Systems -- Performance Improvement of Multimedia Kernels by Alleviating Overhead Instructions on SIMD Devices -- Large Matrix Multiplication on a Novel Heterogeneous Parallel DSP Architecture -- Implementing Fast Packet Filters by Software Pipelining on x86 Processors -- Parallel Libraries -- OSL: Optimized Bulk Synchronous Parallel Skeletons on Distributed Arrays -- Performance -- Evaluating SPLASH-2 Applications Using MapReduce -- MPTD: A Scalable and Flexible Performance Prediction Framework for Parallel Systems.
|
520 |
|
|
|a This book constitutes the refereed proceedings of the 8th International Workshop on Advanced Parallel Processing Technologies, APPT 2009, held in Rapperswil, Switzerland, in August 2009. The 36 revised full papers presented were carefully reviewed and selected from 76 submissions. All current aspects in parallel and distributed computing are addressed ranging from hardware and software issues to algorithmic aspects and advanced applications. The papers are organized in topical sections on architecture, graphical processing unit, grid, grid scheduling, mobile application, parallel application, parallel libraries and performance.
|
650 |
|
0 |
|a Computer science.
|
650 |
|
0 |
|a Computers.
|
650 |
1 |
4 |
|a Computer Science.
|
650 |
2 |
4 |
|a Theory of Computation.
|
650 |
2 |
4 |
|a Computer Science, general.
|
700 |
1 |
|
|a Dou, Yong.
|e editor.
|
700 |
1 |
|
|a Gruber, Ralf.
|e editor.
|
700 |
1 |
|
|a Joller, Josef M.
|e editor.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9783642036439
|
830 |
|
0 |
|a Lecture Notes in Computer Science,
|x 0302-9743 ;
|v 5737
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/978-3-642-03644-6
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-SCS
|
912 |
|
|
|a ZDB-2-LNC
|
950 |
|
|
|a Computer Science (Springer-11645)
|