|
|
|
|
LEADER |
03230nam a22005295i 4500 |
001 |
978-3-642-34543-2 |
003 |
DE-He213 |
005 |
20151125142209.0 |
007 |
cr nn 008mamaa |
008 |
121216s2013 gw | s |||| 0|eng d |
020 |
|
|
|a 9783642345432
|9 978-3-642-34543-2
|
024 |
7 |
|
|a 10.1007/978-3-642-34543-2
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK5102.9
|
050 |
|
4 |
|a TA1637-1638
|
050 |
|
4 |
|a TK7882.S65
|
072 |
|
7 |
|a TTBM
|2 bicssc
|
072 |
|
7 |
|a UYS
|2 bicssc
|
072 |
|
7 |
|a TEC008000
|2 bisacsh
|
072 |
|
7 |
|a COM073000
|2 bisacsh
|
082 |
0 |
4 |
|a 621.382
|2 23
|
100 |
1 |
|
|a Gaggl, Richard.
|e author.
|
245 |
1 |
0 |
|a Delta-Sigma A/D-Converters
|h [electronic resource] :
|b Practical Design for Communication Systems /
|c by Richard Gaggl.
|
264 |
|
1 |
|a Berlin, Heidelberg :
|b Springer Berlin Heidelberg :
|b Imprint: Springer,
|c 2013.
|
300 |
|
|
|a XVIII, 146 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
490 |
1 |
|
|a Springer Series in Advanced Microelectronics,
|x 1437-0387 ;
|v 39
|
505 |
0 |
|
|a Limitations of Delta-Sigma Converters -- A Delta-Sigma Converter with Dynamic-Biasing Technique -- A feed-forward Delta-Sigma Converter for ADSL -- A Delta-Sigma Converter for WLAN using a TEQ.
|
520 |
|
|
|a The emphasis of this book is on practical design aspects for broadband A/D converters for communication systems. The embedded designs are employed for transceivers in the field of ADSL solutions and WLAN applications. An area- and power-efficient realization of a converter is mandatory to remain competitive in the market. The right choice for the converter topology and architecture needs to be done very carefully to result in a competitive FOM. The book begins with a brief overview of basic concepts about ADSL and WLAN to understand the ADC requirements. At architectural level, issues on different modulator topologies are discussed employing the provided technology node. The design issues are pointed out in detail for modern digital CMOS technologies, beginning with 180nm followed by 130nm and going down to 65nm feature size. Beside practical aspects, challenges to mixed-signal design level are addressed to optimize the converters in terms of consumed chip area, power consumption and design for high yield in volume production. Thus, careful considerations on circuit- and architectural- level are performed by introducing a dynamic-biasing technique, a feed-forward approach and a resolution in time instead of amplitude resolution.
|
650 |
|
0 |
|a Engineering.
|
650 |
|
0 |
|a Semiconductors.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Engineering.
|
650 |
2 |
4 |
|a Signal, Image and Speech Processing.
|
650 |
2 |
4 |
|a Electronic Circuits and Devices.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Semiconductors.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9783642345425
|
830 |
|
0 |
|a Springer Series in Advanced Microelectronics,
|x 1437-0387 ;
|v 39
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/978-3-642-34543-2
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
950 |
|
|
|a Engineering (Springer-11647)
|