|
|
|
|
LEADER |
03746nam a22005055i 4500 |
001 |
978-81-322-2520-1 |
003 |
DE-He213 |
005 |
20151204162925.0 |
007 |
cr nn 008mamaa |
008 |
150706s2016 ii | s |||| 0|eng d |
020 |
|
|
|a 9788132225201
|9 978-81-322-2520-1
|
024 |
7 |
|
|a 10.1007/978-81-322-2520-1
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK7888.4
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Palchaudhuri, Ayan.
|e author.
|
245 |
1 |
0 |
|a High Performance Integer Arithmetic Circuit Design on FPGA
|h [electronic resource] :
|b Architecture, Implementation and Design Automation /
|c by Ayan Palchaudhuri, Rajat Subhra Chakraborty.
|
264 |
|
1 |
|a New Delhi :
|b Springer India :
|b Imprint: Springer,
|c 2016.
|
300 |
|
|
|a XVII, 114 p. 56 illus.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
490 |
1 |
|
|a Springer Series in Advanced Microelectronics,
|x 1437-0387 ;
|v 51
|
505 |
0 |
|
|a Introduction -- Architecture of Target FPGA Platform -- A Fabric Component based Design Approach for High Performance Integer Arithmetic Circuits -- Architecture of Data path Circuits -- Architecture of Control path Circuits -- Compact FPGA Implementation of Linear Cellular Automata -- Design Automation and Case Studies -- Conclusions and Future Work.
|
520 |
|
|
|a This book describes the optimized implementations of several arithmetic datapath, controlpath and pseudorandom sequence generator circuits for realization of high performance arithmetic circuits targeted towards a specific family of the high-end Field Programmable Gate Arrays (FPGAs). It explores regular, modular, cascadable, and bit-sliced architectures of these circuits, by directly instantiating the target FPGA-specific primitives in the HDL. Every proposed architecture is justified with detailed mathematical analyses. Simultaneously, constrained placement of the circuit building blocks is performed, by placing the logically related hardware primitives in close proximity to one another by supplying relevant placement constraints in the Xilinx proprietary “User Constraints File”. The book covers the implementation of a GUI-based CAD tool named FlexiCore integrated with the Xilinx Integrated Software Environment (ISE) for design automation of platform-specific high-performance arithmetic circuits from user-level specifications. This tool has been used to implement the proposed circuits, as well as hardware implementations of integer arithmetic algorithms where several of the proposed circuits are used as building blocks. Implementation results demonstrate higher performance and superior operand-width scalability for the proposed circuits, with respect to implementations derived through other existing approaches. This book will prove useful to researchers, students, and professionals engaged in the domain of FPGA circuit optimization and implementation.
|
650 |
|
0 |
|a Engineering.
|
650 |
|
0 |
|a Logic design.
|
650 |
|
0 |
|a Electronics.
|
650 |
|
0 |
|a Microelectronics.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Engineering.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Electronics and Microelectronics, Instrumentation.
|
650 |
2 |
4 |
|a Logic Design.
|
700 |
1 |
|
|a Chakraborty, Rajat Subhra.
|e author.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9788132225195
|
830 |
|
0 |
|a Springer Series in Advanced Microelectronics,
|x 1437-0387 ;
|v 51
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/978-81-322-2520-1
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
950 |
|
|
|a Engineering (Springer-11647)
|