Design and implementation of an FPGA based TDC with picosecond level resolution

This thesis deals with the design and implementation of an FPGA based time to digital converter by employing a tapped delay line. Several issues regarding the implementation that are dealt with include clock skew, jitter and non linearity. A down-sampling ap- proach is proposed in order to improv...

Full description

Bibliographic Details
Main Author: Δικόπουλος, Ευάγγελος
Other Authors: Μπίρμπας, Αλέξιος
Format: Thesis
Language:English
Published: 2020
Subjects:
Online Access:http://hdl.handle.net/10889/12988