Fault-Tolerance Techniques for SRAM-based FPGAs

Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technol...

Πλήρης περιγραφή

Λεπτομέρειες βιβλιογραφικής εγγραφής
Κύριοι συγγραφείς: Kastensmidt, Fernanda Lima (Συγγραφέας), Carro, Luigi (Συγγραφέας), Reis, Ricardo (Συγγραφέας)
Συγγραφή απο Οργανισμό/Αρχή: SpringerLink (Online service)
Μορφή: Ηλεκτρονική πηγή Ηλ. βιβλίο
Γλώσσα:English
Έκδοση: Boston, MA : Springer US, 2006.
Θέματα:
Διαθέσιμο Online:Full Text via HEAL-Link
LEADER 04033nam a22005775i 4500
001 978-0-387-31069-5
003 DE-He213
005 20151204171423.0
007 cr nn 008mamaa
008 100301s2006 xxu| s |||| 0|eng d
020 |a 9780387310695  |9 978-0-387-31069-5 
024 7 |a 10.1007/978-0-387-31069-5  |2 doi 
040 |d GrThAP 
050 4 |a TK1-9971 
072 7 |a THR  |2 bicssc 
072 7 |a TEC007000  |2 bisacsh 
082 0 4 |a 621.3  |2 23 
100 1 |a Kastensmidt, Fernanda Lima.  |e author. 
245 1 0 |a Fault-Tolerance Techniques for SRAM-based FPGAs  |h [electronic resource] /  |c by Fernanda Lima Kastensmidt, Luigi Carro, Ricardo Reis. 
264 1 |a Boston, MA :  |b Springer US,  |c 2006. 
300 |a XVI, 184 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
505 0 |a Radiation Effects in Integrated Circuits -- Single Event Upset (SEU) Mitigation Techniques -- Architectural SEU Mitigation Techniques -- High-Level SEU Mitigation Techniques -- Triple Modular Redundancy (TMR) Robustness -- Designing and Testing a TMR Micro-Controller -- Reducing TMR Overheads: Part I -- Reducing TMR Overheads: Part II -- Final Remarks. 
520 |a Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technology process of semiconductor components, in terms of transistor geometry shrinking, power supply, speed, and logic density, has significantly reduced the reliability of very deep submicron integrated circuits, in face of the various internal and external sources of noise. The very popular Field Programmable Gate Arrays, customizable by SRAM cells, are a consequence of the integrated circuit evolution with millions of memory cells to implement the logic, embedded memories, routing, and more recently with embedded microprocessors cores. These re-programmable systems-on-chip platforms must be fault-tolerant to cope with present days requirements. This book discusses fault-tolerance techniques for SRAM-based Field Programmable Gate Arrays (FPGAs). It starts by showing the model of the problem and the upset effects in the programmable architecture. In the sequence, it shows the main fault tolerance techniques used nowadays to protect integrated circuits against errors. A large set of methods for designing fault tolerance systems in SRAM-based FPGAs is described. Some presented techniques are based on developing a new fault-tolerant architecture with new robustness FPGA elements. Other techniques are based on protecting the high-level hardware description before the synthesis in the FPGA. The reader has the flexibility of choosing the most suitable fault-tolerance technique for its project and to compare a set of fault tolerant techniques for programmable logic applications. 
650 0 |a Engineering. 
650 0 |a Logic design. 
650 0 |a Computer software  |x Reusability. 
650 0 |a Engineering design. 
650 0 |a Electrical engineering. 
650 0 |a Electronics. 
650 0 |a Microelectronics. 
650 0 |a Optical materials. 
650 0 |a Electronic materials. 
650 1 4 |a Engineering. 
650 2 4 |a Electrical Engineering. 
650 2 4 |a Optical and Electronic Materials. 
650 2 4 |a Electronics and Microelectronics, Instrumentation. 
650 2 4 |a Engineering Design. 
650 2 4 |a Performance and Reliability. 
650 2 4 |a Logic Design. 
700 1 |a Carro, Luigi.  |e author. 
700 1 |a Reis, Ricardo.  |e author. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9780387310688 
856 4 0 |u http://dx.doi.org/10.1007/978-0-387-31069-5  |z Full Text via HEAL-Link 
912 |a ZDB-2-ENG 
950 |a Engineering (Springer-11647)