|
|
|
|
LEADER |
03565nam a22005775i 4500 |
001 |
978-0-387-76534-1 |
003 |
DE-He213 |
005 |
20151204172317.0 |
007 |
cr nn 008mamaa |
008 |
100301s2008 xxu| s |||| 0|eng d |
020 |
|
|
|a 9780387765341
|9 978-0-387-76534-1
|
024 |
7 |
|
|a 10.1007/978-0-387-76534-1
|2 doi
|
040 |
|
|
|d GrThAP
|
050 |
|
4 |
|a TK7800-8360
|
050 |
|
4 |
|a TK7874-7874.9
|
072 |
|
7 |
|a TJF
|2 bicssc
|
072 |
|
7 |
|a TEC008000
|2 bisacsh
|
072 |
|
7 |
|a TEC008070
|2 bisacsh
|
082 |
0 |
4 |
|a 621.381
|2 23
|
245 |
1 |
0 |
|a Wafer Level 3-D ICs Process Technology
|h [electronic resource] /
|c edited by Chuan Seng Tan, Ronald J. Gutmann, L. Rafael Reif.
|
264 |
|
1 |
|a Boston, MA :
|b Springer US,
|c 2008.
|
300 |
|
|
|a XII, 410 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
490 |
1 |
|
|a Integrated Circuits and Systems,
|x 1558-9412
|
505 |
0 |
|
|a Overview of Wafer-Level 3D ICs -- Monolithic 3D Integrated Circuits -- Stacked CMOS Technologies -- Wafer-Bonding Technologies and Strategies for 3D ICs -- Through-Silicon Via Fabrication, Backgrind, and Handle Wafer Technologies -- Cu Wafer Bonding for 3D IC Applications -- Cu/Sn Solid#x2013;Liquid Interdiffusion Bonding -- An SOI-Based 3D Circuit Integration Technology -- 3D Fabrication Options for High-Performance CMOS Technology -- 3D Integration Based upon Dielectric Adhesive Bonding -- Direct Hybrid Bonding -- 3D Memory -- Circuit Architectures for 3D Integration -- Thermal Challenges of 3D ICs -- Status and Outlook.
|
520 |
|
|
|a Wafer Level 3-D ICs Process Technology focuses on foundry-based process technology that enables the fabrication of 3-D ICs. The core of the book discusses alternative technology platforms for pre-packaging wafer level 3-D ICs, with an emphasis on wafer-to-wafer stacking. Driven by the need for improved performance, a number of companies, consortia and universities are researching methods to use short, monolithically-fabricated, vertical interconnections to replace the long interconnects found in 2-D ICs. Stacking disparate technologies to provide various combinations of densely-packed functions, such as logic, memory, MEMS, displays, RF, mixed-signal, sensors, and power delivery is potentially possible with 3-D heterogeneous integration, making this technology the "Holy Grail" of system integration. Wafer Level 3-D ICs Process Technology is an edited book based on chapters contributed by various experts in the fields of wafer-level 3-D ICs process technology and applications enabled by 3-D integration.
|
650 |
|
0 |
|a Engineering.
|
650 |
|
0 |
|a Electronics.
|
650 |
|
0 |
|a Microelectronics.
|
650 |
|
0 |
|a Optical materials.
|
650 |
|
0 |
|a Electronic materials.
|
650 |
|
0 |
|a Materials
|x Surfaces.
|
650 |
|
0 |
|a Thin films.
|
650 |
1 |
4 |
|a Engineering.
|
650 |
2 |
4 |
|a Electronics and Microelectronics, Instrumentation.
|
650 |
2 |
4 |
|a Optical and Electronic Materials.
|
650 |
2 |
4 |
|a Surfaces and Interfaces, Thin Films.
|
650 |
2 |
4 |
|a Engineering, general.
|
700 |
1 |
|
|a Tan, Chuan Seng.
|e editor.
|
700 |
1 |
|
|a Gutmann, Ronald J.
|e editor.
|
700 |
1 |
|
|a Reif, L. Rafael.
|e editor.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9780387765327
|
830 |
|
0 |
|a Integrated Circuits and Systems,
|x 1558-9412
|
856 |
4 |
0 |
|u http://dx.doi.org/10.1007/978-0-387-76534-1
|z Full Text via HEAL-Link
|
912 |
|
|
|a ZDB-2-ENG
|
950 |
|
|
|a Engineering (Springer-11647)
|