Clock Generators for SOC Processors Circuits and Architectures /
Current literature is filled with textbooks and research papers describing frequency synthesizers from a front-end wireless transceiver perspective. The emphasis has historically been on evaluating the frequency synthesizer’s performance in the frequency domain, i.e. in terms of phase noise and spur...
Κύριος συγγραφέας: | |
---|---|
Συγγραφή απο Οργανισμό/Αρχή: | |
Μορφή: | Ηλεκτρονική πηγή Ηλ. βιβλίο |
Γλώσσα: | English |
Έκδοση: |
Boston, MA :
Springer US,
2005.
|
Θέματα: | |
Διαθέσιμο Online: | Full Text via HEAL-Link |
Πίνακας περιεχομένων:
- Phase-Locked Loop Fundamentals
- Low-Voltage Analog Cmos Design
- Jitter Analysis in Phase-Locked Loops
- Low-Jitter PLL Architectures
- Digital PLL Design
- DSP Clock Generator Architectures
- Design for Testability in PLLs
- Clock Partitioning and Skew Control.