Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed...

Full description

Bibliographic Details
Main Authors: Meinerzhagen, Pascal (Author, http://id.loc.gov/vocabulary/relators/aut), Teman, Adam (http://id.loc.gov/vocabulary/relators/aut), Giterman, Robert (http://id.loc.gov/vocabulary/relators/aut), Edri, Noa (http://id.loc.gov/vocabulary/relators/aut), Burg, Andreas (http://id.loc.gov/vocabulary/relators/aut), Fish, Alexander (http://id.loc.gov/vocabulary/relators/aut)
Corporate Author: SpringerLink (Online service)
Format: Electronic eBook
Language:English
Published: Cham : Springer International Publishing : Imprint: Springer, 2018.
Edition:1st ed. 2018.
Subjects:
Online Access:Full Text via HEAL-Link
Description
Summary:This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.
Physical Description:IX, 146 p. 84 illus. in color. online resource.
ISBN:9783319604022
DOI:10.1007/978-3-319-60402-2